91精品一区二区三区久久久久久_欧美一级特黄大片色_欧美一区二区人人喊爽_精品一区二区三区av

位置:51電子網 » 企業新聞

ADC10D1000CIUT/NOPB高端物料專業供應商

發布時間:2019/8/20 11:06:00 訪問次數:123

The ADC10D1000/1500 is the latest advance in TI's Ultra-High-Speed ADC family. This low-power, high-performance CMOS analog-to-digital converter digitizes signals at 10-bit resolution for dual channels at sampling rates of up to 1.0/1.5 GSPS (Non-DES Mode) or for a single channel up to 2.0/3.0 GSPS (DES Mode). The ADC10D1000/1500 achieves excellent accuracy and dynamic performance while dissipating less than 2.8/3.6 Watts. The product is packaged in a leaded or lead-free 292-ball thermally enhanced BGA package over the rated industrial temperature range of -40°C to +85°C.

The ADC10D1000/1500 builds upon the features, architecture and functionality of the 8-bit GHz family of ADCs. An expanded feature set includes AutoSync for multi-chip synchronization, 15-bit programmable gain and 12-bit plus sign programmable offset adjustment for each channel. The improved internal track-and-hold amplifier and the extended self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing 9.1/9.0 Effective Number of Bits (ENOB) with a 100 MHz input signal and a 1.0/1.5 GHz sample rate while providing a 10-18Code Error Rate (CER) Dissipating a typical 2.77/3.59 Watts in Non-Demultiplex Mode at 1.0/1.5 GSPS from a single 1.9V supply, this device is specified to have no missing codes over the full operating temperature range.

Each channel has its own independent DDR Data Clock, DCLKI and DCLKQ, which are in phase when both channels are powered up, so that only one Data Clock could be used to capture all data, which is sent out at the same rate as the input sample clock. If the 1:2 Demux Mode is selected, a second 10-bit LVDS bus becomes active for each channel, such that the output data rate is sent out two times slower to relax data-capture timing requirements. The part can also be used as a single 2.0/3.0 GSPS ADC to sample one of the I or Q inputs. The output formatting can be programmed to be offset binary or two's complement and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V to allow for power reduction for well-controlled back planes.


特性


Excellent Accuracy and Dynamic Performance Pin Compatible with ADC12D1000/1600/1800 Low Power Consumption, Further Reduced at Lower Fs Internally Terminated, Buffered, Differential Analog Inputs R/W SPI Interface for Extended Control Mode Dual-Edge Sampling Mode, in Which the I- and Q-channels Sample One Input at Twice the Sampling Clock Rate Test Patterns at Output for System Debug Programmable 15-bit Gain and 12-bit Plus Sign Offset Programmable tADAdjust Feature 1:1 Non-demuxed or 1:2 Demuxed LVDS Outputs AutoSync Feature for Multi-Chip Systems Single 1.9V ± 0.1V Power Supply 292-Ball BGA Package (27mm x 27mm x 2.4mm with 1.27mm Ball-Pitch); No Heat Sink Required

相關新聞

相關型號



 復制成功!
乐安县| 大新县| 龙门县| 华池县| 平乐县| 庆云县| 牡丹江市| 勐海县| 扎鲁特旗| 莆田市| 博白县| 昆山市| 乐都县| 二连浩特市| 和林格尔县| 桑植县| 德令哈市| 连云港市| 灵川县| 南岸区| 湘潭市| 绵阳市| 隆昌县| 封开县| 泌阳县| 寿光市| 周至县| 西安市| 永安市| 墨江| 五峰| 天峨县| 扎兰屯市| 沙雅县| 保山市| 恩平市| 寿阳县| 巧家县| 林甸县| 红原县| 宕昌县|