91精品一区二区三区久久久久久_欧美一级特黄大片色_欧美一区二区人人喊爽_精品一区二区三区av

位置:51電子網 » 企業新聞

XC4VSX35-11FFG668I 全新正品原裝現貨

發布時間:2020/5/26 11:40:00 訪問次數:189


Combining Advanced Silicon Modular Block (ASMBL) architecture with a wide variety of flexible features, the Virtex®-4 family from Xilinx greatly enhances programmable logic design capabilities, making it a powerful alternative to ASIC technology. Virtex-4 FPGAs comprise three platform families—LX, FX, and SX—offering multiple feature choices and combinations to address all complex applications. The wide array of Virtex-4 FPGA hard-IP core blocks includes the PowerPC® processors (with a new APU interface), tri-mode Ethernet MACs, 622 Mb/s to 6.5 Gb/s serial transceivers, dedicated DSP slices, high-speed clock management circuitry, and source-synchronous interface blocks. The basic Virtex-4 FPGA building blocks are enhancements of those found in the popular Virtex, Virtex-E, Virtex-II, Virtex-II Pro, and Virtex-II Pro X product families, so previous-generation designs are upward compatible. Virtex-4 devices are produced on a state-of-the-art 90 nm copper process using 300 mm (12-inch) wafer technology.

Key Features High-performance solution for digital signal processing (DSP) applications Xesium™ Clock Technology Digital clock manager (DCM) blocks Additional phase-matched clock dividers (PMCD) Differential global clocks XtremeDSP™ Slice 18 x 18, two’s complement, signed Multiplier Optional pipeline stages Built-in Accumulator (48-bit) and Adder/Subtracter Smart RAM Memory Hierarchy Distributed RAM Dual-port 18-Kbit RAM blocks · Optional pipeline stages · Optional programmable FIFO logic automatically remaps RAM signals as FIFO signals High-speed memory interface supports DDR and DDR-2 SDRAM, QDR-II, and RLDRAM-II. SelectIO™ Technology 1.5V to 3.3V I/O operation Built-in ChipSync™ source-synchronous technology Digitally controlled impedance (DCI) active termination Fine grained I/O banking (configuration in one bank) Flexible Logic Resources Secure Chip AES Bitstream Encryption 90 nm Copper CMOS Process 1.2V Core Voltage Flip-Chip Packaging including Pb-Free Package Choices

相關新聞

相關型號



 復制成功!
河西区| 宝丰县| 渑池县| 灵寿县| 玛纳斯县| 赫章县| 堆龙德庆县| 仙桃市| 安达市| 平定县| 桂林市| 宁海县| 增城市| 峨山| 池州市| 林周县| 香格里拉县| 茂名市| 青海省| 运城市| 利津县| 武义县| 钟祥市| 竹溪县| 鄢陵县| 宝清县| 江城| 雷波县| 安达市| 锡林郭勒盟| 苏尼特左旗| 台北县| 佛冈县| 繁峙县| 黄陵县| 孟州市| 彰武县| 大足县| 改则县| 同江市| 太湖县|